TSL1412S
1536 ?1 LINEAR SENSOR ARRAY WITH HOLD
TAOS045F  APRIL 2007
8
r
r
Copyright E 2007, TAOS Inc.
The LUMENOLOGY r Company
www.taosinc.com
APPLICATION INFORMATION
Integration Time
The integration time of the linear array is the period during which light is sampled and charge accumulates on
each pixels integrating capacitor. The flexibility to adjust the integration period is a powerful and useful feature
of the TAOS TSL14xx linear array family. By changing the integration time, a desired output voltage can be
obtained on the output pin while avoiding saturation for a wide range of light levels.
The integration time is the time between the SI (Start Integration) positive pulse and the HOLD positive pulse
minus the 18 setup clocks. The TSL14xx linear array is normally configured with the SI and HOLD pins tied
together. This configuration will be assumed unless otherwise noted. Sending a high pulse to SI (observing
timing rules for setup and hold to clock edge) starts a new cycle of pixel output and integration setup. However,
a minimum of (n+1) clocks, where n is the number of pixels, must occur before the next high pulse is applied
to SI. It is not necessary to send SI immediately on/after the (n+1) clocks. A wait time adding up to a maximum
total of 100 ms between SI pulses can be added to increase the integration time creating a higher output voltage
in low light applications.
Each pixel of the linear array consists of a light-sensitive photodiode. The photodiode converts light intensity
to a voltage. The voltage is sampled on the Sampling Capacitor by closing switch S2 (position 1) (see the
Functional Block Diagram on page 1). Logic controls the resetting of the Integrating Capacitor to zero by closing
switch S1 (position 2).
At SI input, all of the pixel voltages are simultaneously scanned and held by moving S2 to position 2 for all pixels.
During this event, S2 for pixel 1 is in position 3. This makes the voltage of pixel 1 available on the analog output.
On the next clock, S2 for pixel 1 is put into position 2 and S2 for pixel 2 is put into position 3 so that the voltage
of pixel 2 is available on the output.
Following the SI pulse and the next 17 clocks after the SI pulse is applied, the S1 switch for all pixels remains
in position 2 to reset (zero out) the integrating capacitor so that it is ready to begin the next integration cycle.
On the rising edge of the 19
th
 clock, the S1 switch for all the pixels is put into position 1 and all of the pixels begin
a new integration cycle.
The first 18 pixel voltages are output during the time the integrating capacitor is being reset. On the 19
th
 clock
following an SI pulse, pixels 1 through 18 have switch S2 in position 1 so that the sampling capacitor can begin
storing charge. For the period from the 19
th
 clock through the n
th
 clock, S2 is put into position 3 to read the output
voltage during the n
th
 clock. On the next clock the previous pixel S2 switch is put into position 1 to start sampling
the integrating capacitor voltage. For example, S2 for pixel 19 moves to position 1 on the 20
th
 clock. On the n+1
clock, the S2 switch for the last (n
th
) pixel is put into position 1 and the output goes to a high-impedance state.
If a SI was initiated on the n+1 clock, there would be no time for the sampling capacitor of pixel n to charge to
the voltage level of the integrating capacitor. The minimum time needed to guarantee the sampling capacitor
for pixel n will charge to the voltage level of the integrating capacitor is the charge transfer time of 20 約.
Therefore, after n+1 clocks, an extra 20 約 wait must occur before the next SI pulse to start a new integration
and output cycle.
The minimum integration time for any given array is determined by time required to clock out all the pixels
in the array and the time to discharge the pixels. The time required to discharge the pixels is a constant.
Therefore, the minimum integration period is simply a function of the clock frequency and the number of pixels
in the array. A slower clock speed increases the minimum integration time and reduces the maximum light level
for saturation on the output. The minimum integration time shown in this data sheet is based on the maximum
clock frequency of 8 MHz.
相关PDF资料
TSL2014 IC LINEAR SENSOR ARRAY 896X1
TSL202R IC LINEAR SENSOR ARRAY 128X1
TSL208R IC LINEAR SENSOR ARRAY 512X1
TSL210 IC LINEAR SENSOR ARRAY 640X1
TSL230BRD-TR IC LIGHT TO FREQUENCY CONV 8SOIC
TSL235RSM-LF IC LIGHT TO FREQUENCY CONV 3SMD
TSL237SM-LF IC LIGHT TO FREQUENCY CONV 3SMD
TSL237T IC LIGHT TO FREQUENCY CONV 4-TMB
相关代理商/技术参数
TSL14S 功能描述:光频率和光电压 Light to Voltage Converter RoHS:否 制造商:ams 峰值波长:1000 nm 工作电源电压:5 V 最大工作温度:+ 85 C 最小工作温度:- 25 C 安装风格: 封装 / 箱体:
TSL14S-LF 功能描述:光频率和光电压 Light to Voltage Converter RoHS:否 制造商:ams 峰值波长:1000 nm 工作电源电压:5 V 最大工作温度:+ 85 C 最小工作温度:- 25 C 安装风格: 封装 / 箱体:
TSL14SM-LF 功能描述:光频率和光电压 Light to Voltage Converter RoHS:否 制造商:ams 峰值波长:1000 nm 工作电源电压:5 V 最大工作温度:+ 85 C 最小工作温度:- 25 C 安装风格: 封装 / 箱体:
TSL1LTE12L1F 功能描述:电流传感电阻器 - SMD 1watt 0.0121ohm 1% RoHS:否 制造商:Vishay/Dale 电阻:10 mOhms 功率额定值:1 W 容差:1 % 外壳代码 - in:2512 外壳代码 - mm:6432 温度系数:75 PPM / C 系列:WSL 工作温度范围:- 65 C to + 170 C 产品:Power Metal Strip Resistors Low Value
TSL1LTE15L0F 制造商:KOA Speer Electronics Inc 功能描述:
TSL1LTE16L2F 功能描述:电流传感电阻器 - SMD 1watt 0.0162ohm 1% RoHS:否 制造商:Vishay/Dale 电阻:10 mOhms 功率额定值:1 W 容差:1 % 外壳代码 - in:2512 外壳代码 - mm:6432 温度系数:75 PPM / C 系列:WSL 工作温度范围:- 65 C to + 170 C 产品:Power Metal Strip Resistors Low Value
TSL1LTE17L8F 功能描述:电流传感电阻器 - SMD 1watt 0.0178ohm 1% RoHS:否 制造商:Vishay/Dale 电阻:10 mOhms 功率额定值:1 W 容差:1 % 外壳代码 - in:2512 外壳代码 - mm:6432 温度系数:75 PPM / C 系列:WSL 工作温度范围:- 65 C to + 170 C 产品:Power Metal Strip Resistors Low Value
TSL1LTE1R00F 功能描述:电流传感电阻器 - SMD 1watt 1ohm 1% RoHS:否 制造商:Vishay/Dale 电阻:10 mOhms 功率额定值:1 W 容差:1 % 外壳代码 - in:2512 外壳代码 - mm:6432 温度系数:75 PPM / C 系列:WSL 工作温度范围:- 65 C to + 170 C 产品:Power Metal Strip Resistors Low Value